1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
|
`include "core/uarch.sv"
module core_control
(
input logic clk,
input datapath_decode dec,
input branch_decode dec_branch,
input data_decode dec_data,
input snd_decode dec_snd,
input ldst_decode dec_ldst,
input ptr fetch_insn_pc,
input psr_flags flags,
alu_flags,
input word rd_value_a,
rd_value_b,
q_alu,
q_shifter,
input logic c_shifter,
mem_ready,
input word mem_data_rd,
output logic stall,
branch,
writeback,
update_flags,
c_in,
output reg_num rd,
ra,
rb,
output ptr branch_target,
pc_visible,
output psr_mode reg_mode,
output psr_flags wb_alu_flags,
output alu_op alu,
output word alu_a,
alu_b,
wr_value,
output shifter_control shifter,
output logic[7:0] shifter_shift,
output ptr mem_addr,
output word mem_data_wr,
output logic mem_start,
mem_write
);
logic final_writeback, final_update_flags,
ldst, ldst_pre, ldst_increment, ldst_writeback, pop_valid,
data_snd_is_imm, data_snd_shift_by_reg, trivial_shift,
undefined, exception, high_vectors;
logic[2:0] vector_offset;
logic[5:0] data_shift_imm;
logic[11:0] data_imm;
word saved_base, mem_offset, vector;
reg_num r_shift, final_rd, popped_upper, popped_lower, popped;
reg_list mem_regs, next_regs_upper, next_regs_lower;
ptr pc /*verilator public*/, next_pc_visible;
assign reg_mode = `MODE_SVC; //TODO
assign trivial_shift = shifter_shift == 0;
assign mem_data_wr = rd_value_b;
assign popped = ldst_increment ? popped_lower : popped_upper;
assign exception = undefined; //TODO
assign high_vectors = 0; //TODO
assign vector = {{16{high_vectors}}, 11'b0, vector_offset, 2'b00};
assign next_pc_visible = fetch_insn_pc + 2;
ctrl_cycle cycle, next_cycle;
core_control_cycles cycles
(
.*
);
logic bubble, next_bubble;
core_control_stall ctrl_stall
(
.*
);
core_control_ldst_pop ldst_pop
(
.regs(mem_regs),
.valid(pop_valid),
.next_upper(next_regs_upper),
.next_lower(next_regs_lower),
.pop_upper(popped_upper),
.pop_lower(popped_lower)
);
always_comb begin
unique case(cycle)
RD_INDIRECT_SHIFT: shifter_shift = rd_value_b[7:0];
default: shifter_shift = {2'b00, data_shift_imm};
endcase
unique case(cycle)
TRANSFER: alu_a = saved_base;
EXCEPTION: alu_a = {pc, 2'b00};
default: alu_a = rd_value_a;
endcase
unique case(cycle)
RD_INDIRECT_SHIFT, WITH_SHIFT:
alu_b = saved_base;
TRANSFER:
alu_b = mem_offset;
default:
if(data_snd_is_imm)
alu_b = {{20{1'b0}}, data_imm};
else
alu_b = rd_value_b;
endcase
vector_offset = 3'b001; //TODO
end
always_ff @(posedge clk) begin
branch <= 0;
writeback <= 0;
update_flags <= 0;
wb_alu_flags <= alu_flags;
unique case(cycle)
TRANSFER: wr_value <= mem_data_rd;
BASE_WRITEBACK: wr_value <= saved_base;
default: wr_value <= q_alu;
endcase
unique case(next_cycle)
ISSUE: begin
final_writeback <= 0;
final_update_flags <= 0;
if(dec.execute & ~next_bubble) begin
branch <= dec_branch.branch;
branch_target <= next_pc_visible + dec_branch.offset;
alu <= dec_data.op;
ra <= dec_data.rn;
data_snd_is_imm <= dec_snd.is_imm;
data_snd_shift_by_reg <= dec_snd.shift_by_reg;
data_imm <= dec_snd.imm;
data_shift_imm <= dec_snd.shift_imm;
shifter.shr <= dec_snd.shr;
shifter.ror <= dec_snd.ror;
shifter.put_carry <= dec_snd.put_carry;
shifter.sign_extend <= dec_snd.sign_extend;
rb <= dec_snd.r;
r_shift <= dec_snd.r_shift;
c_in <= flags.c;
// TODO: dec_ldst.unprivileged/user_regs
// TODO: byte/halfword sizes
ldst <= dec_ldst.enable;
ldst_pre <= dec_ldst.pre_indexed;
ldst_increment <= dec_ldst.increment;
ldst_writeback <= dec_ldst.writeback;
mem_regs <= dec_ldst.regs;
mem_write <= !dec_ldst.load;
final_rd <= dec_data.rd;
final_writeback <= dec.writeback;
final_update_flags <= dec.update_flags;
end
update_flags <= final_update_flags;
writeback <= final_writeback;
undefined <= dec.undefined;
rd <= final_rd;
pc <= fetch_insn_pc;
pc_visible <= next_pc_visible;
end
RD_INDIRECT_SHIFT: begin
rb <= r_shift;
data_snd_shift_by_reg <= 0;
saved_base <= rd_value_b;
end
WITH_SHIFT: begin
c_in <= c_shifter;
saved_base <= q_shifter;
end
TRANSFER: begin
if(cycle != TRANSFER) begin
ldst <= 0;
mem_offset <= alu_b;
end
writeback <= mem_ready && !mem_write;
if(mem_ready) begin
rd <= final_rd;
wr_value <= mem_data_rd;
end
if(cycle != TRANSFER || mem_ready) begin
mem_regs <= ldst_increment ? next_regs_lower : next_regs_upper;
mem_addr <= ldst_pre ? q_alu[31:2] : alu_a[31:2];
saved_base <= q_alu;
if(pop_valid) begin
rb <= popped;
final_rd <= popped;
end else
rb <= final_rd; // Viene de dec_ldst.rd
end
mem_start <= cycle != TRANSFER || (mem_ready && pop_valid);
end
BASE_WRITEBACK: begin
rd <= final_rd;
wr_value <= mem_data_rd;
writeback <= !mem_write;
final_rd <= ra;
end
EXCEPTION: begin
//TODO: spsr_<mode> = cpsr
//TODO: actualizar modo
//TODO: deshabilitar IRQs/FIQs dependiendo de modo
//TODO: Considerar que data abort usa + 8, no + 4
rd <= `R15;
wr_value <= vector;
writeback <= 1;
alu <= `ALU_ADD;
data_imm <= 12'd4;
data_snd_is_imm <= 1;
final_rd <= `R14;
final_writeback <= 1;
final_update_flags <= 0;
end
endcase
end
initial begin
pc = 0;
pc_visible = 2;
c_in = 0;
branch = 1;
writeback = 0;
branch_target = 30'd0;
data_snd_shift_by_reg = 0;
undefined = 0;
wb_alu_flags = 4'b0000;
ldst = 0;
ldst_pre = 0;
ldst_writeback = 0;
ldst_increment = 0;
mem_addr = 30'b0;
mem_write = 0;
mem_start = 0;
mem_regs = 16'b0;
mem_offset = 0;
final_rd = 0;
final_writeback = 0;
end
endmodule
|