summaryrefslogtreecommitdiff
path: root/tb/sim_slave.cpp
blob: 24528d251ec8a6555b81ad6be5b64125948e69de (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
#include <cstdint>

#include "avalon.hpp"
#include "sim_slave.hpp"

namespace taller::avalon
{
	sim_slave::sim_slave(verilated_slave &dev, std::uint32_t base, std::uint32_t size)
	: slave(base, size, 4),
	  dev(dev)
	{
		dev.avl_read = 0;
		dev.avl_write = 0;
	}

	void sim_slave::tick() noexcept
	{
		if (latch) {
			dev.avl_read = 0;
			dev.avl_write = 0;
		}
	}

	void sim_slave::tick_falling() noexcept
	{
		if ((dev.avl_read || dev.avl_write) && !dev.avl_waitrequest) {
			latch = true;
			latch_readdata = dev.avl_readdata;
		}
	}

	bool sim_slave::read(std::uint32_t addr, std::uint32_t &data)
	{
		if (latch) {
			data = latch_readdata;

			latch = false;
			return true;
		} else if (!dev.avl_read && !dev.avl_write) {
			dev.avl_read = 1;
			dev.avl_address = addr;
		}

		return false;
	}

	bool sim_slave::write(std::uint32_t addr, std::uint32_t data, unsigned byte_enable)
	{
		if (latch) {
			latch = false;
			return true;
		} else if (!dev.avl_read && !dev.avl_write) {
			dev.avl_write = 1;
			dev.avl_address = addr;
			dev.avl_writedata = data;
		}

		return false;
	}
}