1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
|
// AXI4 con burst
interface if_axib
#(int WIDTH = 32);
logic awvalid,
awready;
logic[7:0] awlen;
logic[1:0] awburst;
logic[WIDTH - 1:0] awaddr;
logic wlast;
logic wvalid;
logic wready;
logic[WIDTH - 1:0] wdata;
logic bvalid;
logic bready;
logic arvalid,
arready;
logic[7:0] arlen;
logic[1:0] arburst;
logic[WIDTH - 1:0] araddr;
logic rlast;
logic rvalid;
logic rready;
logic[WIDTH - 1:0] rdata;
modport m
(
input awready,
wready,
bvalid,
arready,
rlast,
rvalid,
rdata,
output awlen,
awburst,
awvalid,
awaddr,
wlast,
wvalid,
wdata,
bready,
arlen,
arburst,
arvalid,
araddr,
rready
);
modport s
(
input awlen,
awburst,
awvalid,
awaddr,
wlast,
wvalid,
wdata,
bready,
arlen,
arburst,
arvalid,
araddr,
rready,
output awready,
wready,
bvalid,
arready,
rlast,
rvalid,
rdata
);
endinterface
|