1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
|
`include "gfx/gfx_defs.sv"
module gfx_fixed_div
(
input logic clk,
input fixed z,
d,
input logic stall,
output fixed q
);
localparam DIV_BITS = `FIXED_FRAC + $bits(fixed);
logic signed[DIV_BITS - 1:0] z_int, q_int;
assign q = q_int[$bits(q) - 1:0];
assign z_int = {z, {`FIXED_FRAC{1'b0}}};
`ifndef VERILATOR
lpm_divide div
(
.aclr(0),
.clock(clk),
.clken(!stall),
.numer(z_int),
.denom(d),
.remain(),
.quotient(q_int)
);
defparam
div.lpm_widthn = DIV_BITS,
div.lpm_widthd = $bits(fixed),
div.lpm_nrepresentation = "SIGNED",
div.lpm_nrepresentation = "SIGNED",
div.lpm_pipeline = `FIXED_DIV_STAGES;
`else
fixed d_hold;
logic signed[DIV_BITS - 1:0] d_int_hold, z_int_hold;
assign q_int = z_int_hold / d_int_hold;
assign d_int_hold = {{`FIXED_FRAC{d_hold[$bits(d_hold) - 1]}}, d_hold};
gfx_pipes #(.WIDTH($bits(z_int)), .DEPTH(`FIXED_DIV_STAGES)) z_int_pipes
(
.in(z_int),
.out(z_int_hold),
.*
);
gfx_pipes #(.WIDTH($bits(d)), .DEPTH(`FIXED_DIV_STAGES)) d_pipes
(
.in(d),
.out(d_hold),
.*
);
`endif
endmodule
|