1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
|
`include "gfx/gfx_defs.sv"
module gfx_cmd
(
input logic clk,
rst_n,
input logic[5:0] cmd_address,
input logic cmd_read,
cmd_write,
input logic[31:0] cmd_writedata,
output logic[31:0] cmd_readdata,
input logic vsync,
output logic swap_buffers,
enable_clear,
start_clear,
output rgb24 clear_color
);
struct packed
{
logic[4:0] mbz;
logic start_frame,
enable_clear,
swap_buffers;
rgb24 clear_color;
} readdata_scan, writedata_scan;
assign readdata_scan.clear_color = clear_color;
assign readdata_scan.mbz = 0;
assign readdata_scan.enable_clear = enable_clear;
assign readdata_scan.swap_buffers = swap_buffers;
assign writedata_scan = cmd_writedata;
assign cmd_readdata = readdata_scan;
rgb24 next_clear_color;
logic next_start_clear, next_enable_clear, next_swap_buffers;
always_ff @(posedge clk or negedge rst_n)
if (!rst_n) begin
start_clear <= 0;
enable_clear <= 0;
swap_buffers <= 0;
next_start_clear <= 0;
next_enable_clear <= 0;
next_swap_buffers <= 0;
end else begin
start_clear <= 0;
if (vsync) begin
start_clear <= next_start_clear;
enable_clear <= next_enable_clear;
swap_buffers <= next_swap_buffers;
end
if (cmd_write) begin
next_enable_clear <= writedata_scan.enable_clear;
next_swap_buffers <= writedata_scan.swap_buffers;
if (!next_start_clear)
next_start_clear <= writedata_scan.start_frame && writedata_scan.enable_clear;
end
end
always_ff @(posedge clk) begin
if (vsync)
clear_color <= next_clear_color;
if (cmd_write)
next_clear_color <= writedata_scan.clear_color;
end
endmodule
|