1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
|
// verilator lint_off WIDTHEXPAND
// verilator lint_off WIDTHTRUNC
/////////////////////////////////////////////////////////////////////
//// ////
//// Author: Eyal Hochberg ////
//// eyal@provartec.com ////
//// ////
//// Downloaded from: http://www.opencores.org ////
/////////////////////////////////////////////////////////////////////
//// ////
//// Copyright (C) 2010 Provartec LTD ////
//// www.provartec.com ////
//// info@provartec.com ////
//// ////
//// This source file may be used and distributed without ////
//// restriction provided that this copyright statement is not ////
//// removed from the file and that any derivative work contains ////
//// the original copyright notice and the associated disclaimer.////
//// ////
//// This source file is free software; you can redistribute it ////
//// and/or modify it under the terms of the GNU Lesser General ////
//// Public License as published by the Free Software Foundation.////
//// ////
//// This source is distributed in the hope that it will be ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
//// PURPOSE. See the GNU Lesser General Public License for more////
//// details. http://www.gnu.org/licenses/lgpl.html ////
//// ////
/////////////////////////////////////////////////////////////////////
//---------------------------------------------------------
//-- File generated by RobustVerilog parser
//-- Version: 1.0
//-- Invoked Fri Mar 25 23:34:50 2011
//--
//-- Source file: dma_core_top.v
//---------------------------------------------------------
module dma_axi32_core0_top(clk,reset,scan_en,idle,ch_int_all_proc,ch_start,clkdiv,periph_tx_req,periph_tx_clr,periph_rx_req,periph_rx_clr,pclken,psel,penable,paddr,pwrite,pwdata,prdata,pslverr,pready,rd_port_num,wr_port_num,joint_mode,joint_remote,rd_prio_top,rd_prio_high,rd_prio_top_num,rd_prio_high_num,wr_prio_top,wr_prio_high,wr_prio_top_num,wr_prio_high_num,AWADDR,AWLEN,AWSIZE,AWVALID,AWREADY,WDATA,WSTRB,WLAST,WVALID,WREADY,BRESP,BVALID,BREADY,ARADDR,ARLEN,ARSIZE,ARVALID,ARREADY,RDATA,RRESP,RLAST,RVALID,RREADY);
input clk;
input reset;
input scan_en;
output idle;
output [8*1-1:0] ch_int_all_proc;
input [7:0] ch_start;
input [3:0] clkdiv;
input [31:1] periph_tx_req;
output [31:1] periph_tx_clr;
input [31:1] periph_rx_req;
output [31:1] periph_rx_clr;
input pclken;
input psel;
input penable;
input [10:0] paddr;
input pwrite;
input [31:0] pwdata;
output [31:0] prdata;
output pslverr;
output pready;
output rd_port_num;
output wr_port_num;
input joint_mode;
input joint_remote;
input rd_prio_top;
input rd_prio_high;
input [2:0] rd_prio_top_num;
input [2:0] rd_prio_high_num;
input wr_prio_top;
input wr_prio_high;
input [2:0] wr_prio_top_num;
input [2:0] wr_prio_high_num;
output [31:0] AWADDR;
output [`LEN_BITS-1:0] AWLEN;
output [`SIZE_BITS-1:0] AWSIZE;
output AWVALID;
input AWREADY;
output [31:0] WDATA;
output [32/8-1:0] WSTRB;
output WLAST;
output WVALID;
input WREADY;
input [1:0] BRESP;
input BVALID;
output BREADY;
output [31:0] ARADDR;
output [`LEN_BITS-1:0] ARLEN;
output [`SIZE_BITS-1:0] ARSIZE;
output ARVALID;
input ARREADY;
input [31:0] RDATA;
input [1:0] RRESP;
input RLAST;
input RVALID;
output RREADY;
wire [31:0] slow_AWADDR;
wire [`LEN_BITS-1:0] slow_AWLEN;
wire [`SIZE_BITS-1:0] slow_AWSIZE;
wire slow_AWVALID;
wire slow_AWREADY;
wire [31:0] slow_WDATA;
wire [32/8-1:0] slow_WSTRB;
wire slow_WLAST;
wire slow_WVALID;
wire slow_WREADY;
wire [1:0] slow_BRESP;
wire slow_BVALID;
wire slow_BREADY;
wire [31:0] slow_ARADDR;
wire [`LEN_BITS-1:0] slow_ARLEN;
wire [`SIZE_BITS-1:0] slow_ARSIZE;
wire slow_ARVALID;
wire slow_ARREADY;
wire [31:0] slow_RDATA;
wire [1:0] slow_RRESP;
wire slow_RLAST;
wire slow_RVALID;
wire slow_RREADY;
wire clk_out;
wire clken;
wire bypass;
assign clk_out = clk;
assign clken = 1'b1;
assign AWADDR = slow_AWADDR;
assign AWLEN = slow_AWLEN;
assign AWSIZE = slow_AWSIZE;
assign AWVALID = slow_AWVALID;
assign WDATA = slow_WDATA;
assign WSTRB = slow_WSTRB;
assign WLAST = slow_WLAST;
assign WVALID = slow_WVALID;
assign BREADY = slow_BREADY;
assign ARADDR = slow_ARADDR;
assign ARLEN = slow_ARLEN;
assign ARSIZE = slow_ARSIZE;
assign ARVALID = slow_ARVALID;
assign RREADY = slow_RREADY;
assign slow_AWREADY = AWREADY;
assign slow_WREADY = WREADY;
assign slow_BRESP = BRESP;
assign slow_BVALID = BVALID;
assign slow_ARREADY = ARREADY;
assign slow_RDATA = RDATA;
assign slow_RRESP = RRESP;
assign slow_RLAST = RLAST;
assign slow_RVALID = RVALID;
dma_axi32_core0
dma_axi32_core0 (
.clk(clk_out),
.reset(reset),
.scan_en(scan_en),
.idle(idle),
.ch_int_all_proc(ch_int_all_proc),
.ch_start(ch_start),
.periph_tx_req(periph_tx_req),
.periph_tx_clr(periph_tx_clr),
.periph_rx_req(periph_rx_req),
.periph_rx_clr(periph_rx_clr),
.pclk(clk),
.clken(clken),
.pclken(pclken),
.psel(psel),
.penable(penable),
.paddr(paddr[10:0]),
.pwrite(pwrite),
.pwdata(pwdata),
.prdata(prdata),
.pslverr(pslverr),
.joint_mode_in(joint_mode),
.joint_remote(joint_remote),
.rd_prio_top(rd_prio_top),
.rd_prio_high(rd_prio_high),
.rd_prio_top_num(rd_prio_top_num),
.rd_prio_high_num(rd_prio_high_num),
.wr_prio_top(wr_prio_top),
.wr_prio_high(wr_prio_high),
.wr_prio_top_num(wr_prio_top_num),
.wr_prio_high_num(wr_prio_high_num),
.rd_port_num(rd_port_num),
.wr_port_num(wr_port_num),
.AWADDR(slow_AWADDR),
.AWLEN(slow_AWLEN),
.AWSIZE(slow_AWSIZE),
.AWVALID(slow_AWVALID),
.AWREADY(slow_AWREADY),
.WDATA(slow_WDATA),
.WSTRB(slow_WSTRB),
.WLAST(slow_WLAST),
.WVALID(slow_WVALID),
.WREADY(slow_WREADY),
.BRESP(slow_BRESP),
.BVALID(slow_BVALID),
.BREADY(slow_BREADY),
.ARADDR(slow_ARADDR),
.ARLEN(slow_ARLEN),
.ARSIZE(slow_ARSIZE),
.ARVALID(slow_ARVALID),
.ARREADY(slow_ARREADY),
.RDATA(slow_RDATA),
.RRESP(slow_RRESP),
.RLAST(slow_RLAST),
.RVALID(slow_RVALID),
.RREADY(slow_RREADY)
);
endmodule
// verilator lint_on WIDTHEXPAND
// verilator lint_on WIDTHTRUNC
|