blob: 907576a43136abf09a5e8aee262e10a5c285f832 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
|
`include "core/uarch.sv"
`include "core/cp15/map.sv"
module core_cp15
(
input logic clk,
rst_n,
transfer,
input coproc_decode dec,
input word write,
output word read
);
logic load;
reg_num crm;
cp_opcode op1, op2;
assign load = dec.load;
assign crm = dec.crm;
assign op1 = dec.op1;
assign op2 = dec.op2;
word read_cpuid;
core_cp15_cpuid cpuid
(
.read(read_cpuid),
.*
);
always_comb
unique case(dec.crn)
`CP15_CRN_CPUID:
read = read_cpuid;
default:
read = {$bits(read){1'bx}};
endcase
endmodule
|