blob: a280c118434acdea1f85a39922a484440dd548ad (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
|
# TCL File Generated by Component Editor 20.1
# Mon Nov 20 21:56:17 GMT 2023
# DO NOT MODIFY
#
# gfx "3D graphics accelerator" v1.0
# 2023.11.20.21:56:17
#
#
#
# request TCL package from ACDS 16.1
#
package require -exact qsys 16.1
#
# module gfx
#
set_module_property DESCRIPTION ""
set_module_property NAME gfx
set_module_property VERSION 1.0
set_module_property INTERNAL false
set_module_property OPAQUE_ADDRESS_MAP true
set_module_property AUTHOR ""
set_module_property DISPLAY_NAME "3D graphics accelerator"
set_module_property INSTANTIATE_IN_SYSTEM_MODULE true
set_module_property EDITABLE true
set_module_property REPORT_TO_TALKBACK false
set_module_property ALLOW_GREYBOX_GENERATION false
set_module_property REPORT_HIERARCHY false
#
# file sets
#
add_fileset QUARTUS_SYNTH QUARTUS_SYNTH "" ""
set_fileset_property QUARTUS_SYNTH TOP_LEVEL gfx
set_fileset_property QUARTUS_SYNTH ENABLE_RELATIVE_INCLUDE_PATHS false
set_fileset_property QUARTUS_SYNTH ENABLE_FILE_OVERWRITE_MODE false
add_fileset_file gfx.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx.sv TOP_LEVEL_FILE
add_fileset_file gfx_fp_add.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fp_add.sv
add_fileset_file gfx_fp_mul.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fp_mul.sv
add_fileset_file gfx_fp_fix.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fp_fix.sv
add_fileset_file gfx_fixed_div.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fixed_div.sv
add_fileset_file gfx_fixed_fma.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fixed_fma.sv
add_fileset_file gfx_fixed_fma_dot.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fixed_fma_dot.sv
add_fileset_file gfx_cmd.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_cmd.sv
add_fileset_file gfx_defs.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_defs.sv
add_fileset_file gfx_fold.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fold.sv
add_fileset_file gfx_mat_mat.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_mat_mat.sv
add_fileset_file gfx_mat_vec.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_mat_vec.sv
add_fileset_file gfx_flush_flow.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_flush_flow.sv
add_fileset_file gfx_pipeline_flow.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_pipeline_flow.sv
add_fileset_file gfx_fold_flow.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fold_flow.sv
add_fileset_file gfx_skid_flow.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_skid_flow.sv
add_fileset_file gfx_skid_buf.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_skid_buf.sv
add_fileset_file gfx_pipes.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_pipes.sv
add_fileset_file gfx_dot.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_dot.sv
add_fileset_file gfx_transpose.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_transpose.sv
add_fileset_file gfx_scanout.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_scanout.sv
add_fileset_file gfx_scanout_dac.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_scanout_dac.sv
add_fileset_file gfx_masks.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_masks.sv
add_fileset_file gfx_mask_sram.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_mask_sram.sv
add_fileset_file gfx_setup.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_setup.sv
add_fileset_file gfx_setup_edge.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_setup_edge.sv
add_fileset_file gfx_setup_bounds.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_setup_bounds.sv
add_fileset_file gfx_setup_offsets.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_setup_offsets.sv
add_fileset_file gfx_raster.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_raster.sv
add_fileset_file gfx_raster_fine.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_raster_fine.sv
add_fileset_file gfx_raster_coarse.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_raster_coarse.sv
add_fileset_file gfx_clear.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_clear.sv
add_fileset_file gfx_lerp.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_lerp.sv
add_fileset_file gfx_funnel.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_funnel.sv
add_fileset_file gfx_frag.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_frag.sv
add_fileset_file gfx_frag_addr.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_frag_addr.sv
add_fileset_file gfx_frag_bary.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_frag_bary.sv
add_fileset_file gfx_frag_shade.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_frag_shade.sv
add_fileset_file gfx_rop.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_rop.sv
add_fileset_file gfx_fifo.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fifo.sv
add_fileset_file gfx_fifo_overflow.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fifo_overflow.sv
add_fileset_file gfx_mem.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_mem.sv
add_fileset_file gfx_persp.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_persp.sv
add_fileset_file gfx_persp_vertex.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_persp_vertex.sv
add_fileset_file gfx_fix_floats.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fix_floats.sv
add_fileset_file gfx_fix_vertex.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_fix_vertex.sv
add_fileset_file gfx_assembly.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_assembly.sv
add_fileset_file gfx_sp.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp.sv
add_fileset_file gfx_sp_isa.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_isa.sv
add_fileset_file gfx_sp_file.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_file.sv
add_fileset_file gfx_sp_regs.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_regs.sv
add_fileset_file gfx_sp_batch.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_batch.sv
add_fileset_file gfx_sp_fetch.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_fetch.sv
add_fileset_file gfx_sp_issue.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_issue.sv
add_fileset_file gfx_sp_decode.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_decode.sv
add_fileset_file gfx_sp_select.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_select.sv
add_fileset_file gfx_sp_stream.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_stream.sv
add_fileset_file gfx_sp_widener.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_widener.sv
add_fileset_file gfx_sp_swizzle.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_swizzle.sv
add_fileset_file gfx_sp_combiner.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_combiner.sv
add_fileset_file gfx_sp_shuffler.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_shuffler.sv
add_fileset_file gfx_sp_writeback.sv SYSTEM_VERILOG PATH rtl/legacy_gfx/gfx_sp_writeback.sv
#
# parameters
#
#
# display items
#
#
# connection point clock
#
add_interface clock clock end
set_interface_property clock clockRate 0
set_interface_property clock ENABLED true
set_interface_property clock EXPORT_OF ""
set_interface_property clock PORT_NAME_MAP ""
set_interface_property clock CMSIS_SVD_VARIABLES ""
set_interface_property clock SVD_ADDRESS_GROUP ""
add_interface_port clock clk clk Input 1
#
# connection point cmd
#
add_interface cmd avalon end
set_interface_property cmd addressUnits WORDS
set_interface_property cmd associatedClock clock
set_interface_property cmd associatedReset reset_sink
set_interface_property cmd bitsPerSymbol 8
set_interface_property cmd burstOnBurstBoundariesOnly false
set_interface_property cmd burstcountUnits WORDS
set_interface_property cmd explicitAddressSpan 0
set_interface_property cmd holdTime 0
set_interface_property cmd linewrapBursts false
set_interface_property cmd maximumPendingReadTransactions 0
set_interface_property cmd maximumPendingWriteTransactions 0
set_interface_property cmd readLatency 0
set_interface_property cmd readWaitTime 1
set_interface_property cmd setupTime 0
set_interface_property cmd timingUnits Cycles
set_interface_property cmd writeWaitTime 0
set_interface_property cmd ENABLED true
set_interface_property cmd EXPORT_OF ""
set_interface_property cmd PORT_NAME_MAP ""
set_interface_property cmd CMSIS_SVD_VARIABLES ""
set_interface_property cmd SVD_ADDRESS_GROUP ""
add_interface_port cmd cmd_address address Input 6
add_interface_port cmd cmd_read read Input 1
add_interface_port cmd cmd_write write Input 1
add_interface_port cmd cmd_writedata writedata Input 32
add_interface_port cmd cmd_readdata readdata Output 32
set_interface_assignment cmd embeddedsw.configuration.isFlash 0
set_interface_assignment cmd embeddedsw.configuration.isMemoryDevice 0
set_interface_assignment cmd embeddedsw.configuration.isNonVolatileStorage 0
set_interface_assignment cmd embeddedsw.configuration.isPrintableDevice 0
#
# connection point reset_sink
#
add_interface reset_sink reset end
set_interface_property reset_sink associatedClock clock
set_interface_property reset_sink synchronousEdges DEASSERT
set_interface_property reset_sink ENABLED true
set_interface_property reset_sink EXPORT_OF ""
set_interface_property reset_sink PORT_NAME_MAP ""
set_interface_property reset_sink CMSIS_SVD_VARIABLES ""
set_interface_property reset_sink SVD_ADDRESS_GROUP ""
add_interface_port reset_sink rst_n reset_n Input 1
#
# connection point mem
#
add_interface mem avalon start
set_interface_property mem addressUnits SYMBOLS
set_interface_property mem associatedClock clock
set_interface_property mem associatedReset reset_sink
set_interface_property mem bitsPerSymbol 8
set_interface_property mem burstOnBurstBoundariesOnly false
set_interface_property mem burstcountUnits WORDS
set_interface_property mem doStreamReads false
set_interface_property mem doStreamWrites false
set_interface_property mem holdTime 0
set_interface_property mem linewrapBursts false
set_interface_property mem maximumPendingReadTransactions 0
set_interface_property mem maximumPendingWriteTransactions 0
set_interface_property mem readLatency 0
set_interface_property mem readWaitTime 1
set_interface_property mem setupTime 0
set_interface_property mem timingUnits Cycles
set_interface_property mem writeWaitTime 0
set_interface_property mem ENABLED true
set_interface_property mem EXPORT_OF ""
set_interface_property mem PORT_NAME_MAP ""
set_interface_property mem CMSIS_SVD_VARIABLES ""
set_interface_property mem SVD_ADDRESS_GROUP ""
add_interface_port mem mem_address address Output 26
add_interface_port mem mem_read read Output 1
add_interface_port mem mem_write write Output 1
add_interface_port mem mem_readdatavalid readdatavalid Input 1
add_interface_port mem mem_readdata readdata Input 16
add_interface_port mem mem_writedata writedata Output 16
add_interface_port mem mem_waitrequest waitrequest Input 1
#
# connection point scan
#
add_interface scan avalon_streaming start
set_interface_property scan associatedClock clock
set_interface_property scan associatedReset reset_sink
set_interface_property scan dataBitsPerSymbol 10
set_interface_property scan errorDescriptor ""
set_interface_property scan firstSymbolInHighOrderBits true
set_interface_property scan maxChannel 0
set_interface_property scan readyLatency 0
set_interface_property scan ENABLED true
set_interface_property scan EXPORT_OF ""
set_interface_property scan PORT_NAME_MAP ""
set_interface_property scan CMSIS_SVD_VARIABLES ""
set_interface_property scan SVD_ADDRESS_GROUP ""
add_interface_port scan scan_data data Output 30
add_interface_port scan scan_endofpacket endofpacket Output 1
add_interface_port scan scan_ready ready Input 1
add_interface_port scan scan_startofpacket startofpacket Output 1
add_interface_port scan scan_valid valid Output 1
#
# connection point host
#
add_interface host avalon end
set_interface_property host addressUnits WORDS
set_interface_property host associatedClock clock
set_interface_property host associatedReset reset_sink
set_interface_property host bitsPerSymbol 8
set_interface_property host burstOnBurstBoundariesOnly false
set_interface_property host burstcountUnits WORDS
set_interface_property host explicitAddressSpan 0
set_interface_property host holdTime 0
set_interface_property host linewrapBursts false
set_interface_property host maximumPendingReadTransactions 13
set_interface_property host maximumPendingWriteTransactions 0
set_interface_property host readLatency 0
set_interface_property host readWaitTime 1
set_interface_property host setupTime 0
set_interface_property host timingUnits Cycles
set_interface_property host writeWaitTime 0
set_interface_property host ENABLED true
set_interface_property host EXPORT_OF ""
set_interface_property host PORT_NAME_MAP ""
set_interface_property host CMSIS_SVD_VARIABLES ""
set_interface_property host SVD_ADDRESS_GROUP ""
add_interface_port host host_address address Input 25
add_interface_port host host_read read Input 1
add_interface_port host host_write write Input 1
add_interface_port host host_readdata readdata Output 16
add_interface_port host host_writedata writedata Input 16
add_interface_port host host_readdatavalid readdatavalid Output 1
add_interface_port host host_waitrequest waitrequest Output 1
set_interface_assignment host embeddedsw.configuration.isFlash 0
set_interface_assignment host embeddedsw.configuration.isMemoryDevice 0
set_interface_assignment host embeddedsw.configuration.isNonVolatileStorage 0
set_interface_assignment host embeddedsw.configuration.isPrintableDevice 0
|