summaryrefslogtreecommitdiff
path: root/rtl/wb2axip/wbm2axilite.v
diff options
context:
space:
mode:
authorAlejandro Soto <alejandro@34project.org>2024-05-16 01:08:04 -0600
committerAlejandro Soto <alejandro@34project.org>2024-05-24 05:58:19 -0600
commitb21c321a059e11edeece1c90d97776bb0716d7a0 (patch)
treecb7c3e6c2a5f6fd153c3b01d61040a2c901e0ba8 /rtl/wb2axip/wbm2axilite.v
parenta6c23ba92d0c2cad9862de1cb11c19b4e06fc0e6 (diff)
rtl: fix quartus errors: parser, synthesis, fitter
Diffstat (limited to '')
-rw-r--r--rtl/wb2axip/wbm2axilite.v10
1 files changed, 5 insertions, 5 deletions
diff --git a/rtl/wb2axip/wbm2axilite.v b/rtl/wb2axip/wbm2axilite.v
index 6cda44d..222d5ab 100644
--- a/rtl/wb2axip/wbm2axilite.v
+++ b/rtl/wb2axip/wbm2axilite.v
@@ -33,14 +33,14 @@
////////////////////////////////////////////////////////////////////////////////
//
//
-`default_nettype none
+//`default_nettype none
// }}}
module wbm2axilite #(
// {{{
parameter C_AXI_ADDR_WIDTH = 28,// AXI Address width
- localparam C_AXI_DATA_WIDTH = 32,// Width of the AXI R&W data
- localparam DW = C_AXI_DATA_WIDTH,// Wishbone data width
- localparam AW = C_AXI_ADDR_WIDTH-2// WB addr width (log wordsize)
+ /*local*/parameter C_AXI_DATA_WIDTH = 32,// Width of the AXI R&W data
+ /*local*/parameter DW = C_AXI_DATA_WIDTH,// Wishbone data width
+ /*local*/parameter AW = C_AXI_ADDR_WIDTH-2// WB addr width (log wordsize)
// }}}
) (
// {{{
@@ -681,5 +681,5 @@ module wbm2axilite #(
// }}}
endmodule
`ifndef YOSYS
-`default_nettype wire
+//`default_nettype wire
`endif