1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
|
`include "core/uarch.sv"
module core_control_select
(
input logic clk,
rst_n,
input insn_decode dec,
input ctrl_cycle next_cycle,
input psr_mode mode,
input logic issue,
mem_ready,
pop_valid,
ldst_next,
input reg_num popped,
final_rd,
mul_r_add_lo,
mul_r_add_hi,
output reg_num ra,
rb,
output psr_mode rd_mode,
wr_mode,
output logic rd_user
);
logic wr_user;
reg_num r_shift, last_ra, last_rb;
assign rd_mode = rd_user ? `MODE_USR : mode;
assign wr_mode = wr_user ? `MODE_USR : mode;
always_comb begin
ra = last_ra;
rb = last_rb;
if(next_cycle.issue) begin
ra = dec.data.rn;
rb = dec.snd.r;
end else if(next_cycle.rd_indirect_shift)
rb = r_shift;
else if(next_cycle.transfer) begin
if(ldst_next)
// final_rd viene de dec.ldst.rd
rb = pop_valid ? popped : final_rd;
end else if(next_cycle.mul_acc_ld) begin
ra = mul_r_add_hi;
rb = mul_r_add_lo;
end
end
always_ff @(posedge clk or negedge rst_n)
if(!rst_n) begin
last_ra <= {$bits(ra){1'b0}};
last_rb <= {$bits(rb){1'b0}};
r_shift <= {$bits(r_shift){1'b0}};
rd_user <= 0;
wr_user <= 0;
end else begin
last_ra <= ra;
last_rb <= rb;
if(rd_user && next_cycle.transfer)
wr_user <= 1;
if(rd_user && !next_cycle.transfer)
rd_user <= 0;
if(wr_user && !next_cycle.transfer)
wr_user <= 0;
if(next_cycle.issue) begin
r_shift <= dec.snd.r_shift;
rd_user <= issue && dec.ctrl.ldst && dec.ldst.user_regs;
end
end
endmodule
|