1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
|
`include "cache/defs.sv"
module cache_control
#(parameter TOKEN_AT_RESET=0)
(
input logic clk,
rst_n,
input addr_tag core_tag,
input addr_index core_index,
input logic core_read,
core_write,
core_lock,
input line core_data_wr,
output logic core_waitrequest,
output logic[1:0] core_response,
input ring_req in_data,
input logic in_data_valid,
output logic in_data_ready,
input logic out_data_ready,
output ring_req out_data,
output logic out_data_valid,
input ring_token in_token,
input logic in_token_valid,
output ring_token out_token,
output logic out_token_valid,
// Señales para la SRAM
input addr_tag tag_rd,
input line data_rd,
input line_state state_rd,
output addr_index index_rd,
index_wr,
output logic write_data,
write_state,
output addr_tag tag_wr,
output line data_wr,
output line_state state_wr,
input logic mem_waitrequest,
input line mem_readdata,
output word mem_address,
output logic mem_read,
mem_write,
output line mem_writedata
);
enum int unsigned
{
ACCEPT,
CORE,
SNOOP,
REPLY
} state, next_state;
logic accept_snoop, end_reply, in_hold_valid, last_hop, lock_line, locked,
may_send, may_send_if_token_held, mem_begin, mem_end, mem_read_end, mem_wait,
monitor_acquire, monitor_commit, monitor_fail, out_stall, wait_reply, replace,
retry, send, send_inval, send_read, snoop_hit, set_reply, unlock_line, writeback;
ring_req in_hold, send_data, fwd_data, stall_data, out_data_next;
line monitor_data_rd, monitor_data_wr;
addr_tag mem_tag, monitor_tag;
addr_index mem_index, monitor_index;
/* Avalon p. 15:
* - 00: OKAY - Successful response for a transaction.
* - 10: SLVERR - Error from an endpoint agent. Indicates an unsuccessful transaction.
*/
assign core_response = {monitor_fail, 1'b0};
assign monitor_commit = !core_lock || (monitor_tag == core_tag && monitor_index == core_index
&& monitor_data_rd == data_rd);
assign mem_end = (mem_read || mem_write) && !mem_waitrequest;
assign mem_wait = (mem_read || mem_write) && mem_waitrequest;
assign mem_address = {3'b000, mem_tag, mem_index, 4'b0000};
assign mem_read_end = mem_read && !mem_waitrequest;
/* Desbloquear la línea hasta que la request del core termine garantiza
* avance del sistema completo, en lockstep en el peor caso posible,
* a pesar de retries (una fuerte contención de writes a INVALID
* o SHARED jamás provocará que dos o más nodos queden en deadlock).
*/
assign unlock_line = !core_waitrequest;
// Replace si no coinciden las tags y el estado no es INVALID
assign replace = tag_rd != core_tag && state_rd != INVALID;
assign last_hop = in_hold.ttl == `TTL_END; //Indica si es el último salto
assign snoop_hit = tag_rd == in_hold.tag; //Snoop hit si coinciden las tags
// Aceptar snoop si no es el último nodo y se tiene un mensaje válido
assign accept_snoop = in_hold_valid && !last_hop && (in_hold.inval || !in_hold.reply);
assign may_send = may_send_if_token_held && in_token_valid;
assign may_send_if_token_held
= (!in_token.e2.valid || in_token.e2.index != core_index || in_token.e2.tag != core_tag)
&& (!in_token.e1.valid || in_token.e1.index != core_index || in_token.e1.tag != core_tag)
&& (!in_token.e0.valid || in_token.e0.index != core_index || in_token.e0.tag != core_tag);
assign out_data = out_stall ? stall_data : out_data_next;
assign out_data_next = send ? send_data : fwd_data;
assign out_data_valid = out_stall || send || (in_hold_valid && !last_hop && in_data_ready);
assign send_data.tag = core_tag;
assign send_data.ttl = `TTL_MAX; // Acá se inicializa el valor máximo de TTL
assign send_data.data = fwd_data.data; // Esto evita muchos muxes
assign send_data.read = send_read;
assign send_data.index = core_index;
assign send_data.inval = send_inval;
assign send_data.reply = 0;
always_comb begin
tag_wr = core_tag;
data_wr = core_data_wr;
index_rd = core_index;
state_wr = INVALID; //FIXME: debería ser 'bx
write_data = 0;
write_state = 0;
mem_begin = 0;
writeback = 0;
send = 0;
send_read = 0;
send_inval = 0;
end_reply = 0;
set_reply = 0;
monitor_fail = 0;
monitor_acquire = 0;
core_waitrequest = 1;
in_data_ready = !in_hold_valid;
unique case (state)
ACCEPT: begin
// Si es el último nodo en recibir el mensaje y la request no es de lectura
if (last_hop && !in_hold.read) begin
end_reply = in_hold_valid; // Se termina el paso de ese mensaje
in_data_ready = 1;
end
// Si no es el último salto y hay reply
if (!last_hop && in_hold.reply)
in_data_ready = 1;
if (accept_snoop)
index_rd = in_hold.index;
end
CORE: begin
monitor_acquire = core_read && core_lock;
if (replace) begin
state_wr = INVALID;
write_state = 1;
if (state_rd == MODIFIED)
writeback = 1;
end else unique case ({state_rd, core_write})
{INVALID, 1'b0}: begin
send = 1;
send_read = 1;
end
{INVALID, 1'b1}: begin
send = 1;
send_read = 1;
send_inval = 1;
end
{SHARED, 1'b0}:
core_waitrequest = 0;
{SHARED, 1'b1}: begin
/* No hacemos write_data ya que reintentaremos el
* write luego, cuando el estado será EXCLUSIVE.
*
* Nótese que esta es la misma razón por la que no
* pasamos directamente a MODIFIED.
*/
state_wr = EXCLUSIVE;
write_state = 1;
send = 1;
send_inval = 1;
end
{EXCLUSIVE, 1'b0}:
core_waitrequest = 0;
{EXCLUSIVE, 1'b1}: begin
state_wr = MODIFIED;
write_data = monitor_commit;
write_state = monitor_commit;
monitor_fail = !monitor_commit;
core_waitrequest = 0;
end
{MODIFIED, 1'b0}:
core_waitrequest = 0;
{MODIFIED, 1'b1}: begin
write_data = monitor_commit;
monitor_fail = !monitor_commit;
core_waitrequest = 0;
end
endcase
end
SNOOP: begin
index_rd = in_hold.index;
in_data_ready = 1;
if (snoop_hit) begin
if (in_hold.read) begin
set_reply = 1;
unique case (state_rd)
INVALID:
set_reply = 0;
SHARED: ;
EXCLUSIVE: begin
state_wr = SHARED;
write_state = 1;
end
MODIFIED: begin
state_wr = SHARED;
write_state = 1;
writeback = 1;
end
endcase
end
if (in_hold.inval) begin
state_wr = INVALID;
write_state = 1;
end
end
end
REPLY: begin
in_data_ready = 1;
if (in_hold.reply) begin
data_wr = in_hold.data;
state_wr = in_hold.inval ? EXCLUSIVE : SHARED;
write_data = 1;
write_state = 1;
end_reply = 1;
end else
mem_begin = 1;
end
default: ;
endcase
if (writeback)
mem_begin = 1;
// Colisiones de bus
retry = (mem_read_end && (write_data || write_state)) || (mem_wait && mem_begin);
// Nótese la diferencia con un assign, ya que send puede cambiar más abajo
lock_line = send;
if (send && !may_send && !locked)
retry = 1;
if (retry) begin
send = 0;
mem_begin = 0;
write_data = 0;
write_state = 0;
in_data_ready = !in_hold_valid;
core_waitrequest = 1;
end
index_wr = index_rd;
if (mem_read_end) begin
tag_wr = mem_tag;
index_wr = mem_index;
data_wr = mem_readdata;
state_wr = EXCLUSIVE;
write_data = 1;
write_state = 1;
end
end
always_comb begin
fwd_data = in_hold;
fwd_data.ttl = in_hold.ttl - 2'b1;
if (set_reply) begin
fwd_data.data = data_rd;
fwd_data.reply = 1;
end
end
always_comb begin
next_state = ACCEPT;
unique case (state)
ACCEPT: begin
if (accept_snoop)
next_state = SNOOP;
else if (in_hold_valid && last_hop && in_hold.read)
next_state = REPLY;
else if ((core_read || core_write) && !wait_reply && (!locked || may_send))
next_state = CORE;
if (out_stall && !out_data_ready)
next_state = ACCEPT;
end
default: ;
endcase
end
always_ff @(posedge clk or negedge rst_n)
state <= !rst_n ? ACCEPT : next_state;
always_ff @(posedge clk or negedge rst_n)
if (!rst_n) begin
out_token <= {($bits(out_token)){1'b0}};
out_token_valid <= TOKEN_AT_RESET;
in_hold_valid <= 0;
out_stall <= 0;
locked <= 0;
wait_reply <= 0;
mem_read <= 0;
mem_write <= 0;
end else begin
out_token.e0.tag <= core_tag;
out_token.e0.index <= core_index;
out_token.e0.valid <= may_send_if_token_held && (send || locked) && !unlock_line;
out_token.e2 <= in_token.e1;
out_token.e1 <= in_token.e0;
out_token_valid <= in_token_valid;
if (in_data_ready)
in_hold_valid <= in_data_valid;
out_stall <= out_data_valid && !out_data_ready;
if (lock_line)
locked <= 1;
if (unlock_line)
locked <= 0;
if (send)
wait_reply <= 1;
if (end_reply || mem_read_end)
wait_reply <= 0;
if (mem_end) begin
mem_read <= 0;
mem_write <= 0;
end
if (mem_begin) begin
mem_read <= !writeback;
mem_write <= writeback;
end
end
always_ff @(posedge clk) begin
if (in_data_ready)
in_hold <= in_data;
if (!out_stall)
stall_data <= out_data_next;
if (mem_begin) begin
mem_tag <= writeback ? tag_rd : core_tag;
mem_index <= index_wr;
mem_writedata <= data_rd;
end
if (monitor_acquire && !core_waitrequest) begin
monitor_tag <= core_tag;
monitor_index <= core_index;
monitor_data_rd <= data_rd;
monitor_data_wr <= data_rd;
end
end
endmodule
|