// verilator lint_off WIDTHEXPAND // verilator lint_off WIDTHTRUNC ///////////////////////////////////////////////////////////////////// //// //// //// Author: Eyal Hochberg //// //// eyal@provartec.com //// //// //// //// Downloaded from: http://www.opencores.org //// ///////////////////////////////////////////////////////////////////// //// //// //// Copyright (C) 2010 Provartec LTD //// //// www.provartec.com //// //// info@provartec.com //// //// //// //// This source file may be used and distributed without //// //// restriction provided that this copyright statement is not //// //// removed from the file and that any derivative work contains //// //// the original copyright notice and the associated disclaimer.//// //// //// //// This source file is free software; you can redistribute it //// //// and/or modify it under the terms of the GNU Lesser General //// //// Public License as published by the Free Software Foundation.//// //// //// //// This source is distributed in the hope that it will be //// //// useful, but WITHOUT ANY WARRANTY; without even the implied //// //// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //// //// PURPOSE. See the GNU Lesser General Public License for more//// //// details. http://www.gnu.org/licenses/lgpl.html //// //// //// ///////////////////////////////////////////////////////////////////// //--------------------------------------------------------- //-- File generated by RobustVerilog parser //-- Version: 1.0 //-- Invoked Fri Mar 25 23:34:53 2011 //-- //-- Source file: prgen_min3.v //--------------------------------------------------------- module prgen_min3(clk,reset,a,b,c,min); parameter WIDTH = 8; input clk; input reset; input [WIDTH-1:0] a; input [WIDTH-1:0] b; input [WIDTH-1:0] c; output [WIDTH-1:0] min; wire [WIDTH-1:0] min_ab_pre; reg [WIDTH-1:0] min_ab; reg [WIDTH-1:0] min_c; prgen_min2 #(WIDTH) min2_ab( .a(a), .b(b), .min(min_ab_pre) ); prgen_min2 #(WIDTH) min2_abc( .a(min_ab), .b(min_c), .min(min) ); always @(posedge clk or posedge reset) if (reset) begin min_ab <= {WIDTH{1'b0}}; min_c <= {WIDTH{1'b0}}; end else begin min_ab <= min_ab_pre; min_c <= c; end endmodule // verilator lint_on WIDTHEXPAND // verilator lint_on WIDTHTRUNC