From cce507d21c86f20a83eec1b09fe3231399ffb10c Mon Sep 17 00:00:00 2001 From: Alejandro Soto Date: Wed, 28 Feb 2024 16:44:15 -0600 Subject: rtl/dma_axi32: fix verilator warnings --- rtl/dma_axi32/dma_axi32_core0_wdt.v | 14 +++++++++----- 1 file changed, 9 insertions(+), 5 deletions(-) (limited to 'rtl/dma_axi32/dma_axi32_core0_wdt.v') diff --git a/rtl/dma_axi32/dma_axi32_core0_wdt.v b/rtl/dma_axi32/dma_axi32_core0_wdt.v index d6ad374..48f9be4 100644 --- a/rtl/dma_axi32/dma_axi32_core0_wdt.v +++ b/rtl/dma_axi32/dma_axi32_core0_wdt.v @@ -1,3 +1,5 @@ +// verilator lint_off WIDTHEXPAND +// verilator lint_off WIDTHTRUNC ///////////////////////////////////////////////////////////////////// //// //// //// Author: Eyal Hochberg //// @@ -75,9 +77,9 @@ module dma_axi32_core0_wdt(clk,reset,ch_active,rd_burst_start,rd_ch_num,wr_burst always @(posedge clk or posedge reset) if (reset) - wdt_ch_num <= #1 3'd0; + wdt_ch_num <= 3'd0; else if (advance) - wdt_ch_num <= #1 wdt_ch_num + 1'b1; + wdt_ch_num <= wdt_ch_num + 1'b1; @@ -87,11 +89,11 @@ module dma_axi32_core0_wdt(clk,reset,ch_active,rd_burst_start,rd_ch_num,wr_burst always @(posedge clk or posedge reset) if (reset) - counter <= #1 {`WDT_BITS{1'b1}}; + counter <= {`WDT_BITS{1'b1}}; else if (advance | idle) - counter <= #1 {`WDT_BITS{1'b1}}; + counter <= {`WDT_BITS{1'b1}}; else - counter <= #1 counter - 1'b1; + counter <= counter - 1'b1; endmodule @@ -101,3 +103,5 @@ endmodule +// verilator lint_on WIDTHEXPAND +// verilator lint_on WIDTHTRUNC -- cgit v1.2.3