diff options
| author | Alejandro Soto <alejandro@34project.org> | 2022-11-06 14:19:48 -0600 |
|---|---|---|
| committer | Alejandro Soto <alejandro@34project.org> | 2022-11-06 14:19:48 -0600 |
| commit | 76e734fb944b6c39234611c5e871c0cee427e80a (patch) | |
| tree | a0bf6326068535dee08d5763ec9c05ad49bda7a7 /rtl | |
| parent | 43180a1a2f3eac52034ab7acb3d1fbd024c563cf (diff) | |
Split branch logic out of control.sv
Diffstat (limited to '')
| -rw-r--r-- | rtl/core/control/branch.sv | 31 | ||||
| -rw-r--r-- | rtl/core/control/control.sv | 11 |
2 files changed, 36 insertions, 6 deletions
diff --git a/rtl/core/control/branch.sv b/rtl/core/control/branch.sv new file mode 100644 index 0000000..3f8160e --- /dev/null +++ b/rtl/core/control/branch.sv @@ -0,0 +1,31 @@ +`include "core/uarch.sv" + +module core_control_branch +( + input logic clk, + + input datapath_decode dec, + input branch_decode dec_branch, + + input ctrl_cycle next_cycle, + input logic issue, + input ptr next_pc_visible, + + output logic branch, + output ptr branch_target +); + + always_ff @(posedge clk) begin + branch <= 0; + if(next_cycle == ISSUE && issue) begin + branch <= dec.branch; + branch_target <= next_pc_visible + dec_branch.offset; + end + end + + initial begin + branch = 1; + branch_target = {$bits(branch_target){1'b0}}; + end + +endmodule diff --git a/rtl/core/control/control.sv b/rtl/core/control/control.sv index faba1c1..0912387 100644 --- a/rtl/core/control/control.sv +++ b/rtl/core/control/control.sv @@ -106,6 +106,11 @@ module core_control .pop_lower(popped_lower) ); + core_control_branch ctrl_branch + ( + .* + ); + core_control_mux ctrl_mux ( .* @@ -123,7 +128,6 @@ module core_control vector_offset = 3'b001; //TODO always_ff @(posedge clk) begin - branch <= 0; update_flags <= 0; wb_alu_flags <= alu_flags; @@ -132,9 +136,6 @@ module core_control final_update_flags <= 0; if(issue) begin - branch <= dec.branch; - branch_target <= next_pc_visible + dec_branch.offset; - alu <= dec_data.op; ra <= dec_data.rn; @@ -224,8 +225,6 @@ module core_control initial begin c_in = 0; - branch = 1; - branch_target = 30'd0; data_snd_shift_by_reg = 0; wb_alu_flags = 4'b0000; |
