diff options
| author | Alejandro Soto <alejandro@34project.org> | 2022-10-23 15:34:57 -0600 |
|---|---|---|
| committer | Alejandro Soto <alejandro@34project.org> | 2022-10-23 15:35:32 -0600 |
| commit | 40482e26534ac5d0deb9500d205d47ac9a99c3a5 (patch) | |
| tree | c646f6848bb18e7e06225121bb03fe508befd51a /rtl | |
| parent | de5debd2c30e9aad633b93c5bfec0780298a61d6 (diff) | |
Fix zero-extended (lsr) vs sign-extended (asr) shifts
Diffstat (limited to '')
| -rw-r--r-- | rtl/core/decode/snd.sv | 12 | ||||
| -rw-r--r-- | rtl/core/shifter.sv | 2 |
2 files changed, 6 insertions, 8 deletions
diff --git a/rtl/core/decode/snd.sv b/rtl/core/decode/snd.sv index 4c76f1c..264982e 100644 --- a/rtl/core/decode/snd.sv +++ b/rtl/core/decode/snd.sv @@ -41,7 +41,7 @@ module core_decode_snd ror = is_imm; shr = ~is_imm; put_carry = 0; - sign_extend = 1'bx; + sign_extend = 0; if(is_imm) shift_imm = ror_if_imm ? {1'b0, insn `FIELD_SND_ROR8, 1'b0} : 6'b0; @@ -50,12 +50,12 @@ module core_decode_snd case(shift_op) `SHIFT_LSL: shr = 0; - `SHIFT_LSR: sign_extend = 0; + `SHIFT_LSR: ; `SHIFT_ASR: sign_extend = 1; - `SHIFT_ROR: ; + `SHIFT_ROR: ror = 1; endcase - if(~shift_by_reg & (shift_imm == 0)) + if(!shift_by_reg && shift_imm == 0) case(shift_op) `SHIFT_LSL: ; @@ -64,13 +64,11 @@ module core_decode_snd `SHIFT_ROR: begin // RRX + ror = 0; shift_imm = 6'd1; put_carry = 1; - sign_extend = 0; end endcase - else if(shift_op == `SHIFT_ROR) - ror = 1; end end diff --git a/rtl/core/shifter.sv b/rtl/core/shifter.sv index 994e76c..2b5739d 100644 --- a/rtl/core/shifter.sv +++ b/rtl/core/shifter.sv @@ -20,7 +20,7 @@ module core_shifter assign sign_mask = {(W + 1){ctrl.sign_extend & base[W - 1]}}; assign {c_shl, q_shl} = {c_in, base} << shift; - assign {q_shr, c_shr} = {base, c_in} >> shift | ~(sign_mask >> shift); + assign {q_shr, c_shr} = {base, c_in} >> shift | (sign_mask & ~(sign_mask >> shift)); logic ror_cycle; logic[LOG - 1:0] ror_shift; |
